2Gb: X4, X8, X16 DDR2 SDRAM Features DDR2 SDRAM MT47H512M4 – 64 Meg X 4 X 8 Banks MT47H256M8 – 32 Meg X 8 X 8 Banks MT47H128M16 – 16 Meg X 16 X 8 Banks

Total Page:16

File Type:pdf, Size:1020Kb

2Gb: X4, X8, X16 DDR2 SDRAM Features DDR2 SDRAM MT47H512M4 – 64 Meg X 4 X 8 Banks MT47H256M8 – 32 Meg X 8 X 8 Banks MT47H128M16 – 16 Meg X 16 X 8 Banks 2Gb: x4, x8, x16 DDR2 SDRAM Features DDR2 SDRAM MT47H512M4 – 64 Meg x 4 x 8 banks MT47H256M8 – 32 Meg x 8 x 8 banks MT47H128M16 – 16 Meg x 16 x 8 banks Features Options1 Marking • Configuration •VDD = 1.8V ±0.1V, VDDQ = 1.8V ±0.1V – 512 Meg x 4 (64 Meg x 4 x 8 banks) 512M4 • JEDEC-standard 1.8V I/O (SSTL_18-compatible) – 256 Meg x 8 (32 Meg x 8 x 8 banks) 256M8 • Differential data strobe (DQS, DQS#) option – 128 Meg x 16 (16 Meg x 16 x 8 banks) 128M16 •4n-bit prefetch architecture • FBGA package (Pb-free) – x16 • Duplicate output strobe (RDQS) option for x8 – 84-ball FBGA (11.5mm x 14mm) Rev. A HG • FBGA package (Pb-free) – x4, x8 • DLL to align DQ and DQS transitions with CK – 60-ball FBGA (11.5mm x 14mm) Rev. A HG • 8 internal banks for concurrent operation • FBGA package (Pb-free) – x16 • Programmable CAS latency (CL) – 84-ball FBGA (9mm x 12.5mm) Rev. C RT • Posted CAS additive latency (AL) • FBGA package (Pb-free) – x4, x8 • WRITE latency = READ latency - 1 tCK – 60-ball FBGA (9mm x 11.5mm) Rev. C EB • Programmable burst lengths: 4 or 8 • FBGA package (Lead solder) – x16 – 84-ball FBGA (9mm x 12.5mm) Rev. C PK • Adjustable data-output drive strength • Timing – cycle time • 64ms, 8192-cycle refresh – 1.875ns @ CL = 7 (DDR2-1066) -187E • On-die termination (ODT) – 2.5ns @ CL = 5 (DDR2-800) -25E • Industrial temperature (IT) option – 2.5ns @ CL = 6 (DDR2-800) -25 • RoHS-compliant – 3.0ns @ CL = 5 (DDR2-667) -3 • Supports JEDEC clock jitter specification • Self refresh – Standard None • Operating temperature – Commercial (0°C ื TC ื +85°C) None – Industrial (–40°C ื TC ื +95°C; IT –40°C ื TA ื +85°C) • Revision :A/:C Note: 1. Not all options listed can be combined to define an offered product. Use the Part Catalog Search on www.micron.com for product offerings and availability. CCMTD-1725822587-6523 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb_DDR2.pdf – Rev. J 09/18 EN 1 2006 Micron Technology, Inc. All rights reserved. Products and specifications discussed herein are subject to change by Micron without notice. 2Gb: x4, x8, x16 DDR2 SDRAM Features Table 1: Key Timing Parameters Data Rate (MHz) Speed Grade CL = 3 CL = 4 CL = 5 CL = 6 CL = 7 tRC (ns) -187E 400 533 800 800 1066 54 -25E 400 533 800 800 n/a 55 -25 400 533 667 800 n/a 55 -3 400 533 667 n/a n/a 55 Table 2: Addressing Parameter 512 Meg x 4 256 Meg x 8 128 Meg x 16 Configuration 64 Meg x 4 x 8 banks 32 Meg x 8 x 8 banks 16 Meg x 16 x 8 banks Refresh count 8K 8K 8K Row address A[14:0] (32K) A[14:0] (32K) A[13:0] (16K) Bank address BA[2:0] (8) BA[2:0] (8) BA[2:0] (8) Column address A[11, 9:0] (2K) A[9:0] (1K) A[9:0] (1K) Part Numbers Figure 1: 2Gb DDR2 Part Numbers Example Part Number: MT47H256M8EB-25 :C - : MT47H Configuration Package Speed Revision ^ Configuration :A/:C Revision 512 Meg x 4 512M4 256 Meg x 8 256M8 IT Industrial Temperature 128 Meg x 16 128M16 Power Package Standard Blank 84-Ball 11.5mm x 14mm FBGA HG Speed Grade 60-Ball 11.5mm x 14mm FBGA HG t 84-Ball 9.0mm x 12.5mm FBGA RT -187E CK = 1.875ns, CL = 7 t 60-Ball 9.0mm x 11.5mm FBGA EB -25E CK = 2.5ns, CL = 5 t 84-Ball 9.0mm x 12.5mm FBGA (lead solder) PK -25 CK = 2.5ns, CL = 6 -3 tCK = 3ns, CL = 5 Note: 1. Not all speeds and configurations are available. FBGA Part Number System Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the part number. For a quick conversion of an FBGA code, see the FBGA Part Marking Decoder on Micron’s Web site: http://www.micron.com. CCMTD-1725822587-6523 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb_DDR2.pdf – Rev. J 09/18 EN 2 2006 Micron Technology, Inc. All rights reserved. 2Gb: x4, x8, x16 DDR2 SDRAM Features Contents Important Notes and Warnings ......................................................................................................................... 8 State Diagram .................................................................................................................................................. 9 Functional Description ................................................................................................................................... 10 Industrial Temperature ............................................................................................................................... 10 General Notes ............................................................................................................................................ 11 Functional Block Diagrams ............................................................................................................................. 12 Ball Assignments and Descriptions ................................................................................................................. 15 Packaging ...................................................................................................................................................... 19 Package Dimensions ................................................................................................................................... 19 FBGA Package Capacitance ......................................................................................................................... 23 Electrical Specifications – Absolute Ratings ..................................................................................................... 24 Temperature and Thermal Impedance ........................................................................................................ 24 Electrical Specifications – IDD Parameters ........................................................................................................ 27 IDD Specifications and Conditions ............................................................................................................... 27 IDD7 Conditions .......................................................................................................................................... 27 AC Timing Operating Specifications ................................................................................................................ 33 AC and DC Operating Conditions .................................................................................................................... 45 ODT DC Electrical Characteristics ................................................................................................................... 46 Input Electrical Characteristics and Operating Conditions ............................................................................... 47 Output Electrical Characteristics and Operating Conditions ............................................................................. 50 Output Driver Characteristics ......................................................................................................................... 52 Power and Ground Clamp Characteristics ....................................................................................................... 56 AC Overshoot/Undershoot Specification ......................................................................................................... 57 Input Slew Rate Derating ................................................................................................................................ 59 Commands .................................................................................................................................................... 72 Truth Tables ............................................................................................................................................... 72 DESELECT ................................................................................................................................................. 76 NO OPERATION (NOP) ............................................................................................................................... 77 LOAD MODE (LM) ...................................................................................................................................... 77 ACTIVATE .................................................................................................................................................. 77 READ ......................................................................................................................................................... 77 WRITE ....................................................................................................................................................... 77 PRECHARGE .............................................................................................................................................. 78 REFRESH ................................................................................................................................................... 78 SELF REFRESH ........................................................................................................................................... 78 Mode Register (MR) ........................................................................................................................................ 78 Burst Length .............................................................................................................................................. 79 Burst Type .................................................................................................................................................
Recommended publications
  • DDR and DDR2 SDRAM Controller Compiler User Guide
    DDR and DDR2 SDRAM Controller Compiler User Guide 101 Innovation Drive Software Version: 9.0 San Jose, CA 95134 Document Date: March 2009 www.altera.com Copyright © 2009 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending ap- plications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. UG-DDRSDRAM-10.0 Contents Chapter 1. About This Compiler Release Information . 1–1 Device Family Support . 1–1 Features . 1–2 General Description . 1–2 Performance and Resource Utilization . 1–4 Installation and Licensing . 1–5 OpenCore Plus Evaluation . 1–6 Chapter 2. Getting Started Design Flow . 2–1 SOPC Builder Design Flow . 2–1 DDR & DDR2 SDRAM Controller Walkthrough .
    [Show full text]
  • Dual-DIMM DDR2 and DDR3 SDRAM Board Design Guidelines, External
    5. Dual-DIMM DDR2 and DDR3 SDRAM Board Design Guidelines June 2012 EMI_DG_005-4.1 EMI_DG_005-4.1 This chapter describes guidelines for implementing dual unbuffered DIMM (UDIMM) DDR2 and DDR3 SDRAM interfaces. This chapter discusses the impact on signal integrity of the data signal with the following conditions in a dual-DIMM configuration: ■ Populating just one slot versus populating both slots ■ Populating slot 1 versus slot 2 when only one DIMM is used ■ On-die termination (ODT) setting of 75 Ω versus an ODT setting of 150 Ω f For detailed information about a single-DIMM DDR2 SDRAM interface, refer to the DDR2 and DDR3 SDRAM Board Design Guidelines chapter. DDR2 SDRAM This section describes guidelines for implementing a dual slot unbuffered DDR2 SDRAM interface, operating at up to 400-MHz and 800-Mbps data rates. Figure 5–1 shows a typical DQS, DQ, and DM signal topology for a dual-DIMM interface configuration using the ODT feature of the DDR2 SDRAM components. Figure 5–1. Dual-DIMM DDR2 SDRAM Interface Configuration (1) VTT Ω RT = 54 DDR2 SDRAM DIMMs (Receiver) Board Trace FPGA Slot 1 Slot 2 (Driver) Board Trace Board Trace Note to Figure 5–1: (1) The parallel termination resistor RT = 54 Ω to VTT at the FPGA end of the line is optional for devices that support dynamic on-chip termination (OCT). © 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries.
    [Show full text]
  • Double-Data Rate DDR Memory Review
    International Journal of Advanced Engineering and Nano Technology (IJAENT) ISSN: 2347-6389, Volume-2 Issue-2, January 2015 Double-Data Rate DDR Memory Review Ahmed Shamil Mustafa, Mohammed Jabbar Mohammed, Muthana Najim Abdulleh technique became DDR. The technology, synchronous Abstract —Computer is one most important twenty-first century dynamic random access memory (SDRAM) was discovered technology, the large volume of data and store it makes of old in the beginning 1990s to make the computer more powerful, memories are not enough. In this paper we offer a historical in that time was used Traditional DRAM an asynchronous overview of Double Data Rate (DDR) memory being play a key interface it means work independently of the processor. With role in the development of computer with also who passed him in the end of the nineties of the last century and the beginning of addition to the basics of their work and develop in the future. 2000s, specifically in 2000 became a priority for developers Index Terms —Double-Data Rate DDR, Synchronous Dynamic and manufacturers is to produce or something development Random Access Memory (SDRAM) new to increase the performance of the computer, DDR double data rate ( also called DDR 1) is a new interface I. INTRODUCTION method was developed, this made data transfer on both the In the twenty-first century with technology developments, rising and falling edges of the clock signal it has the ability to the entry of the computer at all areas of scientific and social transfer data twice faster than earlier versions, such as life. With the increased demand for computer and the large SDRAM, the had used lower clock rate (100-200MHz), less volume of data has become the task of manufacturing power (2.5v) and high speed(1600-3200 MB/s).
    [Show full text]
  • Technical Note Is to Provide an Figure 9: DQS WRITE Postamble and Preamble
    TN-46-05 GENERAL DDR SDRAM FUNCTIONALITY TECHNICAL GENERAL DDR SDRAM NOTE FUNCTIONALITY INTRODUCTION The migration from single data rate synchronous Table of Contents DRAM (SDR) to double data rate synchronous DRAM DDR vs. SDR Functionality ............................... 2 (DDR) memory is upon us. Although there are many Table 1: SDR to DDR Quick Reference ................. 1 similarities, DDR technology also provides notable Figure 1: Functional Block Diagram .................... 2 product enhancements. Figure 4: Example of DDR Command Bus .......... 3 In general, double data rate memory provides 2n-Prefetch Architecture ................................. 3 source-synchronous data capture at a rate of twice the Figure 2: Block Diagram 2n-Prefetch READ ........ 3 clock frequency. Therefore, a DDR266 device with a Figure 3: Block Diagram 2n-Prefetch WRITE ....... 3 clock frequency of 133 MHz has a peak data transfer rate of 266 Mb/s or 2.1 GB/s for a x64 DIMM. This is Minimum Time Slots ........................................ 3 accomplished by utilizing a 2n-prefetch architecture Figure 5: 2n-Prefetch READ Slot Timing ............. 4 where the internal data bus is twice the width of the Figure 6: 2n-Prefetch WRITE Slot Timing ............ 5 external data bus and data capture occurs twice per Figure 7: READ Command Slots ........................... 6 clock cycle. To provide high-speed signal integrity, the Strobe-Based Data Bus ..................................... 4 DDR SDRAM utilizes a bidirectional data strobe, Preamble and Postamble ................................. 7 SSTL_2 interface with differential inputs and clocks. Figure 8: DQS READ Postamble and Preamble ... 7 The objective of this technical note is to provide an Figure 9: DQS WRITE Postamble and Preamble . 8 overview of the 2n-prefetch architecture, a strobe-based SSTL_2 Interface ..............................................
    [Show full text]
  • Design and Implementation of High Speed DDR SDRAM Controller on FPGA
    International Journal of Engineering Research & Technology (IJERT) ISSN: 2278-0181 Vol. 4 Issue 07, July-2015 Design and Implementation of High Speed DDR SDRAM Controller on FPGA Veena H K Dr. A H Masthan Ali M.Tech Student, Department of ECE, Associate Professor, Department of ECE, Sambhram Institute of Technology, Bangalore, Sambhram Institute of Technology, Bangalore, Karnataka, India Karnataka, India Abstract — The dedicated memory controller is important is and column. To point to a location in the memory these three the applications in high end applications where it doesn’t are mandatory. The ACTIVE command signal along with contains microprocessors. Command signals for memory registered address bits point to the specific bank and row to be refresh, read and write operation and SDRAM initialisation has accessed. And column is given by READ/WRITE signal been provided by memory controller. Our work will focus on along with the registered address bits that shall point to a FPGA implementation of Double Data Rate (DDR) SDRAM location for burst access. The DDR SDRAM interface makes controller. The DDR SDRAM controller is located in between higher transfer rates possible compared to single data rate the DDR SDRAM and bus master. The operations of DDR (SDR) SDRAM, by more firm control of the timing of the SDRAM controller is to simplify the SDRAM command data and clock signals. Implementations frequently have to use interface to the standard system read/ write interface and also schemes such as phase-locked loops (PLL) and self- optimization of the access time of read/write cycle. The proposed design will offers effective power utilization, reduce the gate calibration to reach the required timing precision [1][2].
    [Show full text]
  • 64M X 16 Bit DDRII Synchronous DRAM (SDRAM) Advance (Rev
    AS4C64M16D2A-25BAN Revision History 1Gb Auto-AS4C64M16D2A - 84 ball FBGA PACKAGE Revision Details Date Rev 1.0 Preliminary datasheet Jan 2018 Alliance Memory Inc. 511 Taylor Way, San Carlos, CA 94070 TEL: (650) 610-6800 FAX: (650) 620-9211 Alliance Memory Inc. reserves the right to change products or specification without notice Confidential - 1 of 62 - Rev.1.0 Jan. 2018 AS4C64M16D2A-25BAN 64M x 16 bit DDRII Synchronous DRAM (SDRAM) Advance (Rev. 1.0, Jan. /2018) Features Overview JEDEC Standard Compliant The AS4C64M16D2A is a high-speed CMOS Double- AEC-Q100 Compliant Data-Rate-Two (DDR2), synchronous dynamic random- JEDEC standard 1.8V I/O (SSTL_18-compatible) access memory (SDRAM) containing 1024 Mbits in a 16-bit wide data I/Os. It is internally configured as a 8- Power supplies: V & V = +1.8V 0.1V DD DDQ bank DRAM, 8 banks x 8Mb addresses x 16 I/Os. The Operating temperature: TC = -40~105°C (Automotive) device is designed to comply with DDR2 DRAM key Supports JEDEC clock jitter specification features such as posted CAS# with additive latency, Fully synchronous operation Write latency = Read latency -1, Off-Chip Driver (OCD) Fast clock rate: 400 MHz impedance adjustment, and On Die Termination(ODT). Differential Clock, CK & CK# All of the control and address inputs are synchronized Bidirectional single/differential data strobe with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK - DQS & DQS# rising and CK# falling) All I/Os are synchronized with a 8 internal banks for concurrent operation pair of bidirectional strobes (DQS and DQS#) in a source 4-bit prefetch architecture synchronous fashion.
    [Show full text]
  • DDR2 SDRAM SO-DIMM MODULE, 1.8V 512Mbyte - 64MX64 AVK6464U51E5667F0
    DDR2 SDRAM SO-DIMM MODULE, 1.8V 512MByte - 64MX64 AVK6464U51E5667F0 FEATURES JEDEC Standard DDR2 PC2-5300 667MHz - Clock frequency: 333MHz with CAS latency 5 - 256 byte serial EEPROM - Data input and output masking - Programmable burst length: 2, 4, 8 - Programmable burst type: sequential and interleave - Programmable CAS latency: 5 - Auto refresh and self refresh capability - Gold card edge fingers - 8K refresh per 64ms - Low active and standby current consumption - SSTL-2 compatible inputs and outputs - Decoupling capacitors at each memory device - Double-sided module - 1.18 inch height DESCRIPTION The AVK6464U51E5667F0 family consists of Unbuffered DDR2 SDRAM SODIMM memory module. This module is JEDEC-standard 200-pin, small-outline, dual in-line memory module. A 256 byte serial EEPROM on board can be used to store module information such as timing, configuration, density, etc. The AVK6464U51E5667F0 memory module is 512MByte and organized as a 64MX64 array using (8) 32MX16 (4 internal banks) DDR2 SDRAMs in BGA packages. All memory modules are fabricated using the latest technology design, six-layer printed circuit board substrate construction with low ESR decoupling capacitors on-board for high reliability and low noise. PHYSICAL DIMENSIONS 2.661 0.040 256MBit 256MBit 256MBit 256MBit 1.18 32MX8 DDR2 32MX8 DDR2 32MX8 DDR2 32MX8 DDR2 BGA SDRAM BGA SDRAM BGA SDRAM BGA SDRAM 512MBit (8MX16X4) 512MBit (8MX16X4) S 512MBit (8MX16X4) 512MBit (8MX16X4) P 32MX16 DDR2 BGA SDRAM 32MX16 DDR2 BGA SDRAM D 32MX16 DDR2 BGA SDRAM 32MX16 DDR2 BGA SDRAM 0.787 1 199 0.140 All gray ICs are on the top, and all white ICs are on the back side of the modude The SPD EEPROM is populated on the back side of the module BGA Package Avant™ Technology LP.
    [Show full text]
  • "Low-Power Support Using Texas Instruments SN74SSTV16857 and SN74SSTV16859"
    Application Report SCEA020 - February 2001 Low-Power Support Using Texas Instruments SN74SSTV16857 and SN74SSTV16859 DDR-DIMM Registers Stephen M. Nolan Standard Linear & Logic ABSTRACT The Texas Instruments SN74SSTV16857 and SN74SSTV16859 registers support the low-power mode of the DDR-DIMM. This application report explains the low-power mode and the features of the registers that support the low-power mode. Also, the considerations that the system designer must be aware of when implementing the low-power state of a registered memory module are explained. The sequence that must be followed to utilize the register properly is detailed, including the interpretation of the associated register timing specifications. Finally, the different static- and dynamic-current specifications are analyzed, along with examples of how to calculate the dynamic operating current requirement of the registers. Contents Introduction . 2 Background and Features of Registers. 5 Sequence of Entering and Exiting the Low-Power State. 6 Considerations of Register. 6 How tinact and tact Are Characterized. 9 Dynamic- and Static-Current Specifications. 9 ICC Static Standby Current. 9 ICC Static Operating Current. 10 ICCD Dynamic Operating Current – Clock Only. 10 ICCD Dynamic Operating Current – Each Data Input. 11 Calculating Power Consumption in the Application. 11 Summary . 12 Glossary . 12 List of Figures 1 SN74SSTV16857 . 3 2 SN74SSTV16859 . 4 3 Parameter Measurement Information (VDD = 2.5 V ± 0.2 V). 9 1 SCEA020 Introduction The widespread demand for more main-memory capacity and bandwidth in computer systems has lead to the development of the JEDEC standard for DDR-SDRAM-based, 184-pin, registered memory modules. These DDR DIMMs provide twice the data-bus bandwidth of previous-generation single-data-rate (SDR) memory systems.
    [Show full text]
  • AMD Athlon Northbridge with 4X AGP and Next Generation Memory
    AMD AthlonTM Northbridge with 4x AGP and Next Generation Memory Subsystem Chetana Keltcher, Jim Kelly, Ramani Krishnan, John Peck, Steve Polzin, Sridhar Subramanian, Fred Weber Advanced Micro Devices, Sunnyvale, CA * AMD Athlon was formerly code-named AMD-K7 1 Outline of the Talk • Introduction • Architecture • Clocking and Gearbox • Performance • Silicon Statistics • Conclusion 2 Introduction • NorthBridge: “Electronic traffic cop” that directs data flow between the main memory and the rest of the system • Bridge the gap between processor speed and memory speed – Higher bandwidth busses • Example: AGP 2.0, EV6 and AMD Athlon system bus – Better memory technology • Example: Double data rate SDRAM, RDRAM 3 System Block Diagram 100MHz for PC-100 SDRAM AMD Athlon 200MHz for DDR SDRAM System Bus 533-800MHz for RDRAM DRAM CPU 200 MHz, 64 bits NorthBridge Scaleable to 400 MHz 66MHz, 32 bits (1x,2x,4x) Graphics CPU AGP Bus Device 33MHz, 32 bits PCI PCI Bus Devices SouthBridge ISA Bus IDE USBSerial Printer Port Port 4 Features of the AMD Athlon Northbridge • Can support one or two AMD Athlon or EV6 processors • 200MHz data rate (scaleable to 400MHz), 64-bit processor interface • 33MHz, 32-bit PCI 2.2 compliant interface • 66MHz, 32-bit AGP 2.0 compliant interface supports 1x, 2x and 4x data transfer modes • Versions for SDRAM, DDR SDRAM and RDRAM memory • Single bit error correction and multiple bit error detection (ECC) • Distributed Graphics Aperture Remapping Table (GART) • Power management features including powerdown self-refresh of SDRAM
    [Show full text]
  • Memory Controller SC White Paper
    DEVELOPING HIGH-SPEED MEMORY INTERFACES: THE LatticeSCM FPGA ADVANTAGE A Lattice Semiconductor White Paper February 2006 Lattice Semiconductor 5555 Northeast Moore Ct. Hillsboro, Oregon 97124 USA Telephone: (503) 268-8000 www.latticesemi.com Developing High-Speed Memory Interfaces A Lattice Semiconductor White Paper Introduction A common problem for today’s system designers is to reliably interface to their next generation high- speed memory devices. As system bandwidths continue to increase, memory technologies have been optimized for higher speeds and performance. As a result, these next generation memory interfaces are also increasingly challenging to design to. Implementing high-speed, high-efficiency memory interfaces in programmable logic devices such as FPGAs has always been a major challenge for designers. Lattice Semiconductor offers customers a high performance FPGA platform in the LatticeSC to design high-speed memory interface solutions. The LatticeSC family implements various features on- chip that facilitate designing high-speed memory controllers to interface to the next generation high- speed, high performance DDR SDRAM, QDR SRAM, and emerging RLDRAM memory devices. The PURESPEED I/O structures on the LatticeSC, combined with the clock management resources and a high-speed FPGA fabric help customers reduce design risk and time-to-market for high-speed memory based designs. Additionally, the LatticeSCM family implements full-featured embedded high-speed memory controllers on-chip to interface smoothly to the next generation high-speed, high performance DDR I/II SDRAM, QDR II SRAM, and RLDRAM I/II memory devices. The embedded memory controllers, coupled with the I/O structures and clock management resources, are fully verified controllers for customers to use as off-the-shelf solutions.
    [Show full text]
  • Powerpc 440GP Embedded Processor
    PRODUCT BRIEF PowerPC 440GP Embedded Processor With speeds of up to 500 MHz and a rich peripheral mix, the PowerPC 440GP embedded processor offers exceptional performance, design flexibility, and robust features for demanding networking, storage and other embedded applications. Its high level of integration — including on-chip SRAM, low power dissipation and small footprint simplify board design and help reduce manufacturing costs. Benefits • Delivers 400 MHz to 500 MHz per- The PowerPC 440 Core link speed of 10 or 100 Mbytes/s in full- or half- To enhance overall throughput, the PowerPC 440 duplex mode, and supports one MII, two RMII or formance (CPU) superscalar core incorporates a 7-stage pipeline two SMII ports. • State-of -the-art peripherals and executes up to two instructions per cycle. Its External Interface including DDR SDRAM and PCI-X large 32-Kbyte data cache and 32-Kbyte instruction cache are 64-way set-associative. To accommodate connectivity with other devices, • On-chip Ethernet for built-in Versatile configurations enhance performance the PowerPC 440GP offers a 32-bit bus supporting up to eight ROM, EPROM, SRAM, Flash, or slave networking tuning while optional parity protection preserves data integrity. For additional system performance, peripheral I/O devices. External bus mastering is • Performance-enhancing features the PowerPC 440 core includes dynamic branch also supported. including superscalar operation, prediction and 24 digital signal processing (DSP) Standard Peripherals large L1 caches, and high-speed bus instructions, as well as non-blocking caches that Functionality is further enhanced with a variety of can be managed in either write-through or write- technology on-chip peripherals.
    [Show full text]
  • 2048Mb Ddr2 Dimm
    Apacer Memory Product Specification 2048MB DDR2 DIMM 2GB DDR2 DIMM based on 128MX8 ,8Banks, 1.8V DDR2 DIMM with SPD Features ‧Performance range ( Bandwidth: 5.3 GB/sec ) Part Number Max Freq. (Clock) Speed Grade 78.A1G9O.404 333MHz(3ns@CL5) 667Mbps ‧JEDECstandard 1.8V ± 0.1V Power Supply ‧VDDQ = 1.8V± 0.1V ‧Internal Bank: 8 Bank ‧Posted CAS ‧Programmable CAS Latency: 4, 5, 6 ‧Programmable Additive Latency: 0, 1 , 2 , 3 and 4 ‧Write Latency(WL) = Read Latency(RL) -1 ‧Burst Length: 4 , 8(Interleave/nibble sequential) ‧Programmable Sequential / Interleave Burst Mode ‧Bi-directional Differential Data-Strobe (Single-ended data-strobe is an optional feature) ‧Off-Chip Driver(OCD) Impedance Adjustment ‧On Die Termination ‧Refresh and Self Refresh Average Refesh Period 7.8us ‧Serial presence detect with EEPROM ‧Compliance with RoHS ‧Compliance with CE ‧Operating Temperature Rang: ‧Commercial 0°C ≦ TC ≦ 85°C ‧Refresh: auto-refresh, self-refresh ‧─Average refresh period 7.8us at 0°C ≦ TC ≦ 85°C 3.9us at 85°C ≦ TC ≦ 95°C Pin Description Pin Name Description Pin Name Description A0-A13 DDR2 SDRAM address bus CK0, CK1, CK2 DDR2 SDRAM clocks (positive line of differential pair) BA0-BA2 DDR2 SDRAM bank select CK0, CK1, CK2 DDR2 SDRAM clocks (negative line of differential pair) RAS DDR2 SDRAM row address strobe SCL I2C serial bus clock for EEPROM CAS DDR2 SDRAM column address strobe SDA I2C serial bus data line for EEPROM WE DDR2 SDRAM wirte enable SA0-SA2 I2C serial address select for EEPROM S0, S1 DIMM Rank Select Lines VDD* DDR2 SDRAM core power supply
    [Show full text]