SNS COLLEGE of TECHNOLOGY DEPARTMENT of MCA Question

Total Page:16

File Type:pdf, Size:1020Kb

SNS COLLEGE of TECHNOLOGY DEPARTMENT of MCA Question SNS COLLEGE OF TECHNOLOGY (An Autonomous Institution) DEPARTMENT OF MCA Question Bank Course Code and Name : 16VL005 INTERNET OF THINGS Semester : IV S.No Topic Skill Set Questions Option A Option B Option C Option D Answer Level 1 Remembering The address space of the IA-32 is ____ a. 216 b. 232 c. 264 d. 28 b. 232 LOTS c. X-Little d. Both Little and 2 Remembering The addressing method used in IA-32 is ______ a. Little Endian b. Big Endian a. Little Endian LOTS Endian Big Endian Intel Galileo Gen2 with Arduino The floating point numbers are stored in general 3 Understanding a. True b. False c. Partially True d. Unidentifiable b. False LOTS purpose register in IA-32. The The Floating point registers of IA-32 can 4 Remembering a. 128 bit b. 256 bit c. 80 bit d. 64 bit d. 64 bit LOTS operate on operands up to _____ The size of the floating registers can be extended 5 Remembering a. 128 bit b. 256 bit c. 80 bit d. 64 bit c. 80 bit LOTS upto _____ The IA-32 architecture associates different parts 6 Understanding a. Frames b. Pages c. Tables d. Segments d. Segments LOTS of memory called ____ with different usages. The PC is incorporated with the help of general 7 Applying a. True b. False c. Partially True d. Unidentifiable b. False LOTS purpose registers. Intel Galileo Gen2 with a. Input/Output b. Input Output c. Internal d. Internal Offset a. Input/Output 8 Evaluating IOPL stands for ________ HOTS Arduino Privilege level Process Link Output Process Privilege Level Privilege level In IA-32 architecture along with the general Link d. All of the d. All of the 9 Applying a. IOPL b. IF c. TF LOTS flags, the other conditional flags provided are mentioned mentioned The_____ register used to serve as PC is called as a. Indirection d. None of the b. Instruction 10 Remembering b. Instruction pointer c. R-32 LOTS _______ register mentioned pointer In which pin does the data appear in the basic 11 Creating a. dout pin b. din pin c. clock d. interrupt pin a. dout pin HOTS DRAM interfacing? What is the duration for memory refresh to c. 15 b. 12 12 Remembering a. 20 microseconds b. 12 microseconds d. 10 microseconds LOTS remain compatible? microseconds microseconds Which interfacing method lowers the speed of a. basic DRAM b. page mode c. page d. burst mode a. basic DRAM 13 Remembering LOTS Interfaces the processor? interface interface interleaving interface interface a. extreme data b. extended direct c. extended data d. extended DRAM c. extended data 14 Remembering What is EDO RAM? LOTS operation operation out out out c. Rambus d. refreshing c. Rambus 15 Remembering What is RDRAM? a. refresh DRAM b. recycle DRAM LOTS DRAM DRAM DRAM Which of the following can transfer up to 1.6 16 Remembering a. DRAM b. RDRAM c. EDO RAM d. SDRAM b. RDRAM LOTS billion bytes per second? Which of the following cycle is larger than the 17 Remembering a. write cycle b. set up time c. read cycle d. hold time c. read cycle LOTS access time? Which mode of operation selects an internal a. page 18 Remembering b. page mode c. burst mode d. EDO RAM b. page mode LOTS Interfaces page of memory in the DRAM interfacing? interleaving What is the maximum time that the RAS signal c. 15 b. 10 19 Remembering a. 5 microseconds b. 10 microseconds d. 20 microseconds LOTS can be asserted in the page mode operation? microseconds microseconds Which of the following mode of operation in the 20 Remembering a. burst mode b. EDO RAM c. page mode d. page interleaving c. page mode LOTS DRAM interfacing has a page boundary? Which mode offers the banking of memory in b. basic DRAM c. page c. page 21 Remembering a. page mode d. burst mode LOTS the DRAM interfacing technique? interfacing interleaving interleaving Which of the following has a fast page mode 22 Remembering a. burst mode b. page interleaving c. EDO memory d. page mode c. EDO memory LOTS RAM? Which mode reduces the need for fast static 23 Remembering a. page mode b. page interleaving c. burst mode d. EDO memory c. burst mode LOTS RAMs? Arduino IDE Which of the following is also known as hyper c. burst EDO 24 Evaluating a. page mode b. EDO DRAM d. page interleaving b. EDO DRAM HOTS page mode enabled DRAM? DRAM a. burst EDO b. buffer EDO c. BIBO EDO d. bilateral EDO a. burst EDO 25 Remembering What does BEDO DRAM stand for? LOTS DRAM DRAM DRAM DRAM DRAM Which of the following include special address b. peripheral d. input-output 26 Remembering a. burst interface c. dma a. burst interface LOTS generation and data latches? interface interfacing Which of the following makes use of the burst c. peripheral d. input-output a. burst 27 Remembering a. burst interfaces b. dma LOTS fill technique? interface interfacing interfaces c. static column c. static column 28 Remembering How did burst interfaces access faster memory? a. segmentation b. dma d. memory LOTS memory memory Arduino IDE Which of the following memory access can b. burst 29 Remembering a. bus interfacing b. burst interfacing c. dma d. dram LOTS reduce the clock cycles? interfacing How many clocks are required for the first 30 Remembering a. 1 b. 2 c. 3 d. 4 b. 2 LOTS access in the burst interface? In which of the following access, the address is 31 Remembering a. the first access b. the second access c. third access d. fourth access a. the first access LOTS supplied? What type of timing is required for the burst 32 Remembering a. synchronous b. equal c. unequal d. symmetrical c. unequal LOTS interfaces? c. pseudo a. synchronous b. asynchronous d. symmetrical a. synchronous 33 Evaluating How can gate delays be reduced? asynchronous HOTS memory memory memory memory Programming memory In which memory does the burst interfaces act as 34 Remembering a. DRAM b. ROM c. SRAM d. Flash memory c. SRAM LOTS a part of the cache? Which of the following uses a wrap around burst 35 Remembering a. MC68030 b. MC68040 c. HyperBus d. US 5729504 A b. MC68040 LOTS interfacing? Which of the following is a Motorola’s protocol c. Slave d. AXI slave 36 Remembering a. MCM62940 b. Avalon a. MCM62940 LOTS product? interfaces interfaces Which of the following uses a linear line fill 37 Understanding a. MC68040 b. MC68030 c. US 74707 B2 d. Hyper Bus b. MC68030 LOTS interfacing? Which of the following protocol matches the 38 Applying a. MCM62940 b. MCM62486 c. US 74707 B2 d. Hyper Bus b. MCM62486 LOTS Intel 80486? Programming Which of the following protocol matches the 39 Remembering a. MCM62486 b. US 5729504 A c. HyperBus d. MCM62940 d. MCM62940 LOTS MC68040? Which of the following depends the number of 40 Remembering a. wait statement b. ready statement c. time d. counter c. time LOTS bits that are transferred? The mongo program can evaluate JavaScript d. None of the 41 Remembering expressions using the command line ________ a. –opt b. –js c. –eval c. –eval LOTS mentioned option. a. The mongostat b. All shards in a c. Authorization d. None of the b. All shards in a 42 Remembering Point out the correct statement : LOTS diagnostic tool, cluster need to be does not control mentioned cluster need to when running with able to communicate or affect access be able to If a .mongorc.js file exists, the mongo shell will c. d. all of the 43 Remembering a. .mongorc.js b. .mongo.js a. .mongorc.js LOTS APIs and Hacks evaluate a __________ file before starting. .mongorc.jscript mentioned On _________ mongo.exe reads the .mongorc.js 44 Remembering a. Windows b. Linux c. Mac d. Solaris a. Windows LOTS file from %HOME%.mongorc.js a. REST does b. REST API does c. The b. REST API d. None of the 45 Remembering Point out the wrong statement : provide provide any support net.http.RESTInt does provide any LOTS administrative for insert, update, or erfaceEnabled mentioned support for access, and its remove operations configuration insert, update, or .
Recommended publications
  • ASIC Implementation of DDR SDRAM Memory Controller
    © 2016 IJEDR | Volume 4, Issue 4 | ISSN: 2321-9939 ASIC Implementation of DDR SDRAM Memory Controller Ramagiri Ramya, Naganaik M.Tech Scholar, ASST.PROF, HOD of ECE BRIG-IC, Hyderabad ________________________________________________________________________________________________________ Abstract - A Dedicated Memory Controller is of prime importance in applications that do not contain microprocessors (high-end applications). The Memory Controller provides command signals for memory refresh, read and write operation and initialization of SDRAM. Our work will focus on ASIC Design methodology of Double Data Rate (DDR) SDRAM Controller that is located between the DDR SDRAM and Bus Master. The Controller simplifies the SDRAM command interface to standard system read/write interface and also optimizes the access time of read/write cycle. Keywords - DDR SDRAM Controller, Read/Write Data path, Cadence RTL Compiler. ________________________________________________________________________________________________________ I. INTRODUCTION Memory devices are almost found in all systems and nowadays high speed and high performance memories are in great demand. For better throughput and speed, the controllers are to be designed with clock frequency in the range of megahertz. As the clock speed of the controller is increasing, the design challenges are also becoming complex. Therefore the next generation memory devices require very high speed controllers like double data rate and quad data rate memory controllers. In this paper, the double data rate SDRAM Controller is implemented using ASIC methodology. Synchronous DRAM (SDRAM) is preferred in embedded system memory design because of its speed and pipelining capability. In high-end applications, like microprocessors there will be specific built in peripherals to provide the interface to the SDRAM. But for other applications, the system designer must design a specific memory controller to provide command signals for memory refresh, read and write operation and initialization of SDRAM.
    [Show full text]
  • A Modern Primer on Processing in Memory
    A Modern Primer on Processing in Memory Onur Mutlua,b, Saugata Ghoseb,c, Juan Gomez-Luna´ a, Rachata Ausavarungnirund SAFARI Research Group aETH Z¨urich bCarnegie Mellon University cUniversity of Illinois at Urbana-Champaign dKing Mongkut’s University of Technology North Bangkok Abstract Modern computing systems are overwhelmingly designed to move data to computation. This design choice goes directly against at least three key trends in computing that cause performance, scalability and energy bottlenecks: (1) data access is a key bottleneck as many important applications are increasingly data-intensive, and memory bandwidth and energy do not scale well, (2) energy consumption is a key limiter in almost all computing platforms, especially server and mobile systems, (3) data movement, especially off-chip to on-chip, is very expensive in terms of bandwidth, energy and latency, much more so than computation. These trends are especially severely-felt in the data-intensive server and energy-constrained mobile systems of today. At the same time, conventional memory technology is facing many technology scaling challenges in terms of reliability, energy, and performance. As a result, memory system architects are open to organizing memory in different ways and making it more intelligent, at the expense of higher cost. The emergence of 3D-stacked memory plus logic, the adoption of error correcting codes inside the latest DRAM chips, proliferation of different main memory standards and chips, specialized for different purposes (e.g., graphics, low-power, high bandwidth, low latency), and the necessity of designing new solutions to serious reliability and security issues, such as the RowHammer phenomenon, are an evidence of this trend.
    [Show full text]
  • Machxo2 LPDDR SDRAM Controller IP Core User's Guide
    MachXO2™ LPDDR SDRAM Controller IP Core User’s Guide February 2014 IPUG92_01.3 Table of Contents Chapter 1. Introduction .......................................................................................................................... 4 Introduction ........................................................................................................................................................... 4 Quick Facts ........................................................................................................................................................... 4 Features ................................................................................................................................................................ 4 Chapter 2. Functional Description ........................................................................................................ 5 Overview ............................................................................................................................................................... 5 Initialization Block......................................................................................................................................... 5 Read Training Block..................................................................................................................................... 6 Data Control Block ....................................................................................................................................... 6 LPDDR I/Os ................................................................................................................................................
    [Show full text]
  • ¡ Semiconductor MSM5718C50/Md5764802this Version: Feb
    E2G1059-39-21 ¡ Semiconductor MSM5718C50/MD5764802This version: Feb. 1999 ¡ Semiconductor Previous version: Nov. 1998 MSM5718C50/MD5764802 18Mb (2M ´ 9) & 64Mb (8M ´ 8) Concurrent RDRAM DESCRIPTION The 18/64-Megabit Concurrent Rambus™ DRAMs (RDRAM®) are extremely high-speed CMOS DRAMs organized as 2M or 8M words by 8 or 9 bits. They are capable of bursting unlimited lengths of data at 1.67 ns per byte (13.3 ns per eight bytes). The use of Rambus Signaling Level (RSL) technology permits 600 MHz transfer rates while using conventional system and board design methodologies. Low effective latency is attained by operating the two or four 2KB sense amplifiers as high speed caches, and by using random access mode (page mode) to facilitate large block transfers. Concurrent (simultaneous) bank operations permit high effective bandwidth using interleaved transactions. RDRAMs are general purpose high-performance memory devices suitable for use in a broad range of applications including PC and consumer main memory, graphics, video, and any other application where high-performance at low cost is required. FEATURES • Compatible with Base RDRAMs • 600 MB/s peak transfer rate per RDRAM • Rambus Signaling Level (RSL) interface • Synchronous, concurrent protocol for block-oriented, interleaved (overlapped) transfers • 480 MB/s effective bandwidth for random 32 byte transfers from one RDRAM • 13 active signals require just 32 total pins on the controller interface (including power) • 3.3 V operation • Additional/multiple Rambus Channels each provide an additional 600 MB/s bandwidth • Two or four 2KByte sense amplifiers may be operated as caches for low latency access • Random access mode enables any burst order at full bandwidth within a page • Graphics features include write-per-bit and mask-per-bit operations • Available in horizontal surface mount plastic package (SHP32-P-1125-0.65-K) 1/45 ¡ Semiconductor MSM5718C50/MD5764802 PART NUMBERS The 18- and 64-Megabit RDRAMs are available in horizontal surface mount plastic package (SHP), with 533 and 600 MHz clock rate.
    [Show full text]
  • Retention-Aware DRAM Auto-Refresh Scheme for Energy and Performance Efficiency
    micromachines Article Retention-Aware DRAM Auto-Refresh Scheme for Energy and Performance Efficiency Wei-Kai Cheng * , Po-Yuan Shen and Xin-Lun Li Department of Information and Computer Engineering, Chung Yuan Christian University, Taoyuan 32023, Taiwan * Correspondence: [email protected]; Tel.: +886-3265-4714 Received: 30 July 2019; Accepted: 6 September 2019; Published: 8 September 2019 Abstract: Dynamic random access memory (DRAM) circuits require periodic refresh operations to prevent data loss. As DRAM density increases, DRAM refresh overhead is even worse due to the increase of the refresh cycle time. However, because of few the cells in memory that have lower retention time, DRAM has to raise the refresh frequency to keep the data integrity, and hence produce unnecessary refreshes for the other normal cells, which results in a large refresh energy and performance delay of memory access. In this paper, we propose an integration scheme for DRAM refresh based on the retention-aware auto-refresh (RAAR) method and 2x granularity auto-refresh simultaneously. We also explain the corresponding modification need on memory controllers to support the proposed integration refresh scheme. With the given profile of weak cells distribution in memory banks, our integration scheme can choose the most appropriate refresh technique in each refresh time. Experimental results on different refresh cycle times show that the retention-aware refresh scheme can properly improve the system performance and have a great reduction in refresh energy. Especially when the number of weak cells increased due to the thermal effect of 3D-stacked architecture, our methodology still keeps the same performance and energy efficiency.
    [Show full text]
  • DRAM Refresh Mechanisms, Penalties, and Trade-Offs
    IEEE TRANSACTIONS ON COMPUTERS, VOL. 64, NO. X, XXXXX 2015 1 DRAM Refresh Mechanisms, Penalties, and Trade-Offs Ishwar Bhati, Mu-Tien Chang, Zeshan Chishti, Member, IEEE, Shih-Lien Lu, Senior Member, IEEE, and Bruce Jacob, Member, IEEE Abstract—Ever-growing application data footprints demand faster main memory with larger capacity. DRAM has been the technology choice for main memory due to its low latency and high density. However, DRAM cells must be refreshed periodically to preserve their content. Refresh operations negatively affect performance and power. Traditionally, the performance and power overhead of refresh have been insignificant. But as the size and speed of DRAM chips continue to increase, refresh becomes a dominating factor of DRAM performance and power dissipation. In this paper, we conduct a comprehensive study of the issues related to refresh operations in modern DRAMs. Specifically, we describe the difference in refresh operations between modern synchronous DRAM and traditional asynchronous DRAM; the refresh modes and timings; and variations in data retention time. Moreover, we quantify refresh penalties versus device speed, size, and total memory capacity. We also categorize refresh mechanisms based on command granularity, and summarize refresh techniques proposed in research papers. Finally, based on our experiments and observations, we propose guidelines for mitigating DRAM refresh penalties. Index Terms—Multicore processor, DRAM Refresh, power, performance Ç 1INTRODUCTION ROWING memory footprints, data intensive applica- generation (Fig. 1), the performance and power overheads of Gtions, the increasing number of cores on a single chip, refresh are increasing in significance (Fig. 2). For instance, and higher speed I/O capabilities have all led to higher our study shows that when using high-density 32Gb devices, bandwidth and capacity requirements for main memories.
    [Show full text]
  • AMBA DDR, LPDDR, and SDR Dynamic Memory Controller DMC-340 Technical Reference Manual
    AMBA® DDR, LPDDR, and SDR Dynamic Memory Controller DMC-340 Revision: r4p0 Technical Reference Manual Copyright © 2004-2007, 2009 ARM Limited. All rights reserved. ARM DDI 0331G (ID111809) AMBA DDR, LPDDR, and SDR Dynamic Memory Controller DMC-340 Technical Reference Manual Copyright © 2004-2007, 2009 ARM Limited. All rights reserved. Release Information The Change history table lists the changes made to this book. Change history Date Issue Confidentiality Change 22 June 2004 A Non-Confidential First release for r0p0. 31 August 2004 B Non-Confidential Second release for r0p0. 25 August 2005 C Non-Confidential Incorporate erratum. Additional information to Exclusive access on page 2-14. 09 June 2006 D Non-Confidential First release for r1p0. 16 May 2007 E Non-Confidential First release for r2p0. 30 November 2007 F Non-Confidential First release for r3p0. 05 November 2009 G Non-Confidential First release for r4p0. Proprietary Notice Words and logos marked with ® or ™ are registered trademarks or trademarks of ARM® in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners. Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder. The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.
    [Show full text]
  • External Memory Interface Handbook Volume 3: Reference Material
    External Memory Interface Handbook Volume 3: Reference Material Updated for Intel® Quartus® Prime Design Suite: 17.0 Subscribe EMI_RM | 2017.05.08 Send Feedback Latest document on the web: PDF | HTML Contents Contents 1. Functional Description—UniPHY.................................................................................... 13 1.1. I/O Pads............................................................................................................. 14 1.2. Reset and Clock Generation...................................................................................14 1.3. Dedicated Clock Networks.....................................................................................14 1.4. Address and Command Datapath........................................................................... 15 1.5. Write Datapath.................................................................................................... 16 1.5.1. Leveling Circuitry..................................................................................... 17 1.6. Read Datapath.................................................................................................... 18 1.7. Sequencer.......................................................................................................... 19 1.7.1. Nios II-Based Sequencer...........................................................................20 1.7.2. RTL-based Sequencer............................................................................... 25 1.8. Shadow Registers...............................................................................................
    [Show full text]
  • On the Optimal Refresh Power Allocation for Energy-Efficient
    On the Optimal Refresh Power Allocation for Energy-Efficient Memories Yongjune Kim∗, Won Ho Choi∗, Cyril Guyot∗, and Yuval Cassuto∗y ∗Western Digital Research, Milpitas, CA, USA Email: fyongjune.kim, won.ho.choi, [email protected] yViterbi Department of Electrical Engineering, Technion – Israel Institute of Technology, Haifa, Israel Email: [email protected] Abstract—Refresh is an important operation to prevent loss of proposed architectural techniques to avoid unnecessary re- data in dynamic random-access memory (DRAM). However, fre- fresh operations. Error control coding (ECC) schemes were quent refresh operations incur considerable power consumption proposed to decrease refresh rates and correct the resulting and degrade system performance. Refresh power cost is especially significant in high-capacity memory devices and battery-powered retention failures [2], [8]–[10]. These ECC schemes suffer edge/mobile applications. In this paper, we propose a principled from storage or bandwidth overheads. RAIDR [4] allocates approach to optimizing the refresh power allocation. Given a different refresh intervals by identifying weak DRAM cells. model for the bit error rate dependence on power, we formulate a Flikker [6] specifies critical and non-critical data and refreshes convex optimization problem to minimize the word mean squared the memory cells storing non-critical data at a lower rate. Cho error for a refresh power constraint; hence we can guarantee the optimality of the obtained refresh power allocations. In addition, et al. [11] proposed tiered-reliability memory (TRM) to allo- we provide an integer programming problem to optimize the cate different refresh intervals depending on the importance discrete refresh interval assignments.
    [Show full text]
  • Flipping Bits in Memory Without Accessing Them: an Experimental Study of DRAM Disturbance Errors
    Flipping Bits in Memory Without Accessing Them: An Experimental Study of DRAM Disturbance Errors 1 1 1 Yoongu Kim Ross Daly Jeremie Kim Chris Fallin Ji Hye Lee Donghyuk Lee1 Chris Wilkerson2 Konrad Lai Onur Mutlu1 1Carnegie Mellon University 2Intel Labs Abstract. Memory isolation is a key property of a reliable disturbance errors, DRAM manufacturers have been employ- and secure computing system — an access to one memory ad- ing a two-pronged approach: (i) improving inter-cell isola- dress should not have unintended side effects on data stored tion through circuit-level techniques [22, 32, 49, 61, 73] and in other addresses. However, as DRAM process technology (ii) screening for disturbance errors during post-production scales down to smaller dimensions, it becomes more difficult testing [3, 4, 64]. We demonstrate that their efforts to contain to prevent DRAM cells from electrically interacting with each disturbance errors have not always been successful, and that 1 other. In this paper, we expose the vulnerability of commodity erroneous DRAM chips have been slipping into the field. DRAM chips to disturbance errors. By reading from the same In this paper, we expose the existence and the widespread address in DRAM, we show that it is possible to corrupt data nature of disturbance errors in commodity DRAM chips sold in nearby addresses. More specifically, activating the same and used today. Among 129 DRAM modules we analyzed row in DRAM corrupts data in nearby rows. We demonstrate (comprising 972 DRAM chips), we discovered disturbance this phenomenon on Intel and AMD systems using a malicious errors in 110 modules (836 chips).
    [Show full text]
  • Rowhammer: a Retrospective
    RowHammer: A Retrospective Onur Mutluxz Jeremie S. Kimzx xETH Zurich¨ zCarnegie Mellon University Abstract—This retrospective paper describes the RowHammer they can not only degrade system reliability and availability problem in Dynamic Random Access Memory (DRAM), which but also, perhaps even more importantly, open up new security was initially introduced by Kim et al. at the ISCA 2014 con- vulnerabilities: a malicious attacker can exploit the exposed ference [133]. RowHammer is a prime (and perhaps the first) example of how a circuit-level failure mechanism can cause a failure mechanism to take over the entire system. As such, practical and widespread system security vulnerability. It is the new failure mechanisms in memory can become practical and phenomenon that repeatedly accessing a row in a modern DRAM significant threats to system security. chip causes bit flips in physically-adjacent rows at consistently In this article, we provide a retrospective of one such predictable bit locations. RowHammer is caused by a hardware example failure mechanism in DRAM, which was initially failure mechanism called DRAM disturbance errors, which is a manifestation of circuit-level cell-to-cell interference in a scaled introduced by Kim et al. at the ISCA 2014 conference [133]. memory technology. We provide a description of the RowHammer problem and its Researchers from Google Project Zero demonstrated in 2015 implications by summarizing our ISCA 2014 paper [133], de- that this hardware failure mechanism can be effectively exploited scribe solutions proposed by our original work [133], compre- by user-level programs to gain kernel privileges on real systems. hensively examine the many works that build on our original Many other follow-up works demonstrated other practical at- tacks exploiting RowHammer.
    [Show full text]
  • DR DRAM: Accelerating Memory-Read-Intensive Applications
    DR DRAM: Accelerating Memory-Read-Intensive Applications Yuhai Cao1, Chao Li1, Quan Chen1, Jingwen Leng1, Minyi Guo1, Jing Wang2, and Weigong Zhang2 Department of Computer Science and Engineering, Shanghai Jiao Tong University Beijing Advanced Innovation Center for Imaging Technology, Capital Normal University [email protected], {lichao, chen-quan, leng-jw, guo-my}@cs.sjtu.edu.cn, {jwang, zwg771}@cnu.edu.cn 25.00% 30.00% 25.00% Bandwidth decrease Abstract—Today, many data analytic workloads such as graph 20.00% Latency increase 20.00% processing and neural network desire efficient memory read 15.00% operation. The need for preprocessing various raw data also 15.00% 10.00% 10.00% demands enhanced memory read bandwidth. Unfortunately, due 5.00% 5.00% to the necessity of dynamic refresh, modern DRAM system has 0.00% to stall memory access during each refresh cycle. As DRAM Occupy by refresh Time 0.00% 1X 2X 4X 1X 2X 4X 1Gb 2Gb 4Gb 8Gb 32Gb 64Gb device density continues to grow, the refresh time also needs to 16Gb 0℃<T<85℃ 85℃<T<95℃ Device density extend to cover more memory rows. Consequently, DRAM re- Fine Granularity Refresh mode fresh operation can be a crucial throughput bottleneck for (a) Time occupied by refresh (b) BW and latency of a 8Gb DDR4 memory read intensive (MRI) data processing tasks. Figure 1: Performance impact of DRAM refresh To fully unleash the performance of these applications, we revisit conventional DRAM architecture and refresh mechanism. without frequent write back. In the above scenarios, data We propose DR DRAM, an application-specific memory design movement from memory to processor dominates the per- approach that makes a novel tradeoff between read and write formance.
    [Show full text]