Cadence Verilog -AMS Language Reference

Cadence Verilog -AMS Language Reference

Cadence® Verilog®-AMS Language Reference Product Version 5.5 June 2005 2000-2005 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America. Cadence Design Systems, Inc., 555 River Oaks Parkway, San Jose, CA 95134, USA Trademarks: Trademarks and service marks of Cadence Design Systems, Inc. (Cadence) contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence’s trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission. All other trademarks are the property of their respective holders. Restricted Print Permission: This publication is protected by copyright and any unauthorized use of this publication may violate copyright, trademark, and other laws. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. This statement grants you permission to print one (1) hard copy of this publication subject to the following conditions: 1. The publication may be used solely for personal, informational, and noncommercial purposes; 2. The publication may not be modified in any way; 3. Any copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement; and 4. Cadence reserves the right to revoke this authorization at any time, and any such use shall be discontinued immediately upon written notice from Cadence. Disclaimer: Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. The information contained herein is the proprietary and confidential information of Cadence or its licensors, and is supplied subject to, and may be used only by Cadence’s customer in accordance with, a written agreement between Cadence and its customer. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information. Restricted Rights: Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor. Cadence Verilog-AMS Language Reference Contents Preface . 17 Related Documents . 18 Internet Mail Address . 19 Typographic and Syntax Conventions . 19 1 Modeling Concepts . 21 Verilog-A Language Overview . 22 Describing a System . 22 Analog Systems . 23 Nodes . 23 Conservative Systems . 24 Signal-Flow Systems . 24 Mixed Conservative and Signal-Flow Systems . 25 Simulator Flow for Analog Systems . 25 2 Creating Modules . 27 Overview . 28 Declaring Modules . 28 Declaring the Module Interface . 31 Module Name . 31 Ports . 31 Parameters . 34 Defining Module Analog Behavior . 34 Defining Analog Behavior with Control Flow . 36 Using Integration and Differentiation with Analog Signals . 38 Using Internal Nodes in Modules . 39 Using Internal Nodes in Behavioral Definitions . 39 Using Internal Nodes in Higher Order Systems . 40 June 2005 3 Product Version 5.5 Cadence Verilog-AMS Language Reference 3 Lexical Conventions . 43 White Space . 44 Comments . 44 Identifiers . 44 Ordinary Identifiers . 45 Escaped Names . 45 Scope Rules . 45 Numbers . .46 Integer Numbers . 46 Real Numbers . 46 Strings . 47 4 Data Types and Objects . 49 Integer Numbers . 50 Real Numbers . 50 Converting Real Numbers to Integer Numbers . 51 Parameters . 51 Specifying a Parameter Type . 52 Specifying Permissible Values . 53 Natures . 54 Declaring a Base Nature . 55 Disciplines . 57 Binding Natures with Potential and Flow . 58 Binding Domains with Disciplines . 59 Disciplines and Domains of Wires and Undeclared Nets . 60 Discipline Precedence . 60 Compatibility of Disciplines . 60 Net Disciplines . .63 Ground Nodes . 65 Real Nets . 65 Named Branches . 66 Implicit Branches . 67 June 2005 4 Product Version 5.5 Cadence Verilog-AMS Language Reference 5 Statements for the Analog Block. 69 Assignment Statements . 69 Procedural Assignment Statements in the Analog Block . 70 Branch Contribution Statement . ..

View Full Text

Details

  • File Type
    pdf
  • Upload Time
    -
  • Content Languages
    English
  • Upload User
    Anonymous/Not logged-in
  • File Pages
    440 Page
  • File Size
    -

Download

Channel Download Status
Express Download Enable

Copyright

We respect the copyrights and intellectual property rights of all users. All uploaded documents are either original works of the uploader or authorized works of the rightful owners.

  • Not to be reproduced or distributed without explicit permission.
  • Not used for commercial purposes outside of approved use cases.
  • Not used to infringe on the rights of the original creators.
  • If you believe any content infringes your copyright, please contact us immediately.

Support

For help with questions, suggestions, or problems, please contact us